

## INTRODUCTION TO COMPUTER SYSTEMS (IT1020)

Year 1, Semester 1

Work Sheet 05

IT22278944, Vikum Chathuranga Basnayaka

Y1.S1.WD.IT.17

1.



F

a.)



| A |      |  |   | В |  |
|---|------|--|---|---|--|
| 0 |      |  |   | 0 |  |
| 0 |      |  |   | 1 |  |
| 1 |      |  |   | 0 |  |
| 1 |      |  |   | 1 |  |
|   | <br> |  | _ | _ |  |

- i) The resemblance of the XOR circuit to the circuit
  - Light is turned on when one switch is turned on.
  - Off when both switches are turned on and off when both switches are turned off.

# ii) Half adder



| A | В | SUM | CARRYBIT |
|---|---|-----|----------|
| 0 | 0 | 0   | 0        |
| 0 | 1 | 1   | 0        |
| 1 | 0 | 1   | 0        |
| 1 | 1 | 0   | 1        |

### iii) Full adder



The purpose of these circuits is,

• A category of combinational logic circuits known as the Half Adder adds two 1-bit binary digits. It produces the carry as well as the sum of the two inputs. The Full Adder is another a kind of combinational logic that performs addition operations by adding three of the 1-bit binary digits.

#### 2. Parallel adder



### 3. Binary decoder



| 0 | 0 | 1 | 1 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|
| 0 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 1 | 0 |
| 1 | 1 | 1 | 0 | 0 | 0 | 1 |

# 4. Multiplexer



| C1 | C2 | X  | M |
|----|----|----|---|
| 0  | 1  | 0  | 0 |
|    |    | X1 | 1 |
|    |    | 1  |   |
| 0  | 0  | 0  | 0 |
|    |    | X2 | 1 |
|    |    | 1  |   |
| 1  | 1  | 0  | 0 |
|    |    | X3 | 1 |
|    |    | 1  |   |
| 1  | 0  | 0  | 0 |
|    |    | X4 | 1 |
|    |    | 1  |   |

## 5. 4 to 1 mux



## 6. 2 to 1 mux

S0



# 7. F = ABC' + B'C + AC



| Input |   |   | Output                  |
|-------|---|---|-------------------------|
| A     | В | С | F = A B C' + B' C + A C |
| 0     | 0 | 0 | 0                       |

| 0 | 0 | 1 | 1 |
|---|---|---|---|
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

8.



9.